Skip to content

Commit 0f9257b

Browse files
authored
[RISCV] Add scheduling model for mips p8700 CPU (#119885)
Depends on #119882.
1 parent 16d9528 commit 0f9257b

File tree

4 files changed

+425
-2
lines changed

4 files changed

+425
-2
lines changed

llvm/lib/Target/RISCV/RISCV.td

Lines changed: 1 addition & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -46,6 +46,7 @@ include "RISCVMacroFusion.td"
4646
// RISC-V Scheduling Models
4747
//===----------------------------------------------------------------------===//
4848

49+
include "RISCVSchedMIPSP8700.td"
4950
include "RISCVSchedRocket.td"
5051
include "RISCVSchedSiFive7.td"
5152
include "RISCVSchedSiFiveP400.td"

llvm/lib/Target/RISCV/RISCVProcessors.td

Lines changed: 1 addition & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -105,7 +105,7 @@ def GENERIC_RV64 : RISCVProcessorModel<"generic-rv64",
105105
def GENERIC : RISCVTuneProcessorModel<"generic", NoSchedModel>, GenericTuneInfo;
106106

107107
def MIPS_P8700 : RISCVProcessorModel<"mips-p8700",
108-
NoSchedModel,
108+
MIPSP8700Model,
109109
[Feature64Bit,
110110
FeatureStdExtI,
111111
FeatureStdExtM,
@@ -321,7 +321,6 @@ def SIFIVE_P470 : RISCVProcessorModel<"sifive-p470", SiFiveP400Model,
321321
[TuneNoSinkSplatOperands,
322322
TuneVXRMPipelineFlush])>;
323323

324-
325324
def SIFIVE_P670 : RISCVProcessorModel<"sifive-p670", SiFiveP600Model,
326325
!listconcat(RVA22U64Features,
327326
[FeatureStdExtV,
Lines changed: 280 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,280 @@
1+
//===-- RISCVSchedMIPSP8700.td - MIPS RISC-V Processor -----*- tablegen -*-===//
2+
//
3+
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4+
// See https://llvm.org/LICENSE.txt for license information.
5+
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6+
//
7+
//===----------------------------------------------------------------------===//
8+
9+
//===----------------------------------------------------------------------===//
10+
// P8700 - a RISC-V processor by MIPS.
11+
// Pipelines:
12+
// - 2 Integer Arithmetic and Logical Units (ALU and AL2)
13+
// - Multiply / Divide Unit (MDU)
14+
// - Branch Unit (CTI)
15+
// - Load Store Unit (LSU)
16+
// - Short Floating Point Pipe (FPUS)
17+
// - Long Floating Point Pipe (FPUL)
18+
//===----------------------------------------------------------------------===//
19+
20+
def MIPSP8700Model : SchedMachineModel {
21+
int IssueWidth = 4;
22+
int MicroOpBufferSize = 96;
23+
int LoadLatency = 4;
24+
int MispredictPenalty = 8;
25+
let CompleteModel = 0;
26+
}
27+
28+
let SchedModel = MIPSP8700Model in {
29+
// Handle ALQ Pipelines.
30+
// It contains 1 ALU Unit only.
31+
def p8700ALQ : ProcResource<1> { let BufferSize = 16; }
32+
33+
// Handle AGQ Pipelines.
34+
def p8700AGQ : ProcResource<3> { let BufferSize = 16; }
35+
def p8700IssueAL2 : ProcResource<1> { let Super = p8700AGQ; }
36+
def p8700IssueCTI : ProcResource<1> { let Super = p8700AGQ; }
37+
def p8700IssueLSU : ProcResource<1> { let Super = p8700AGQ; }
38+
def p8700WriteEitherALU : ProcResGroup<[p8700ALQ, p8700IssueAL2]>;
39+
40+
// Handle Multiply Divide Pipe.
41+
def p8700GpDiv : ProcResource<1>;
42+
def p8700GpMul : ProcResource<1>;
43+
44+
def : WriteRes<WriteIALU, [p8700WriteEitherALU]>;
45+
def : WriteRes<WriteIALU32, [p8700WriteEitherALU]>;
46+
def : WriteRes<WriteShiftImm, [p8700WriteEitherALU]>;
47+
def : WriteRes<WriteShiftImm32, [p8700WriteEitherALU]>;
48+
def : WriteRes<WriteShiftReg, [p8700WriteEitherALU]>;
49+
def : WriteRes<WriteShiftReg32, [p8700WriteEitherALU]>;
50+
51+
// Handle zba.
52+
def : WriteRes<WriteSHXADD, [p8700WriteEitherALU]>;
53+
def : WriteRes<WriteSHXADD32, [p8700WriteEitherALU]>;
54+
55+
// Handle zbb.
56+
let Latency = 2 in {
57+
def : WriteRes<WriteCLZ, [p8700IssueAL2]>;
58+
def : WriteRes<WriteCTZ, [p8700IssueAL2]>;
59+
def : WriteRes<WriteCPOP, [p8700IssueAL2]>;
60+
def : WriteRes<WriteCLZ32, [p8700IssueAL2]>;
61+
def : WriteRes<WriteCTZ32, [p8700IssueAL2]>;
62+
def : WriteRes<WriteCPOP32, [p8700IssueAL2]>;
63+
}
64+
def : WriteRes<WriteRotateReg, [p8700WriteEitherALU]>;
65+
def : WriteRes<WriteRotateImm, [p8700WriteEitherALU]>;
66+
def : WriteRes<WriteRotateReg32, [p8700WriteEitherALU]>;
67+
def : WriteRes<WriteRotateImm32, [p8700WriteEitherALU]>;
68+
def : WriteRes<WriteREV8, [p8700WriteEitherALU]>;
69+
def : WriteRes<WriteORCB, [p8700WriteEitherALU]>;
70+
def : WriteRes<WriteIMinMax, [p8700WriteEitherALU]>;
71+
72+
let Latency = 0 in
73+
def : WriteRes<WriteNop, [p8700WriteEitherALU]>;
74+
75+
let Latency = 4 in {
76+
def : WriteRes<WriteLDB, [p8700IssueLSU]>;
77+
def : WriteRes<WriteLDH, [p8700IssueLSU]>;
78+
def : WriteRes<WriteLDW, [p8700IssueLSU]>;
79+
def : WriteRes<WriteLDD, [p8700IssueLSU]>;
80+
81+
def : WriteRes<WriteAtomicW, [p8700IssueLSU]>;
82+
def : WriteRes<WriteAtomicD, [p8700IssueLSU]>;
83+
def : WriteRes<WriteAtomicLDW, [p8700IssueLSU]>;
84+
def : WriteRes<WriteAtomicLDD, [p8700IssueLSU]>;
85+
}
86+
87+
let Latency = 8 in {
88+
def : WriteRes<WriteFLD32, [p8700IssueLSU]>;
89+
def : WriteRes<WriteFLD64, [p8700IssueLSU]>;
90+
}
91+
92+
let Latency = 3 in {
93+
def : WriteRes<WriteSTB, [p8700IssueLSU]>;
94+
def : WriteRes<WriteSTH, [p8700IssueLSU]>;
95+
def : WriteRes<WriteSTW, [p8700IssueLSU]>;
96+
def : WriteRes<WriteSTD, [p8700IssueLSU]>;
97+
98+
def : WriteRes<WriteAtomicSTW, [p8700IssueLSU]>;
99+
def : WriteRes<WriteAtomicSTD, [p8700IssueLSU]>;
100+
}
101+
102+
def : WriteRes<WriteFST32, [p8700IssueLSU]>;
103+
def : WriteRes<WriteFST64, [p8700IssueLSU]>;
104+
105+
let Latency = 7 in {
106+
def : WriteRes<WriteFMovI32ToF32, [p8700IssueLSU]>;
107+
def : WriteRes<WriteFMovF32ToI32, [p8700IssueLSU]>;
108+
def : WriteRes<WriteFMovI64ToF64, [p8700IssueLSU]>;
109+
def : WriteRes<WriteFMovF64ToI64, [p8700IssueLSU]>;
110+
}
111+
112+
let Latency = 4 in {
113+
def : WriteRes<WriteIMul, [p8700GpMul]>;
114+
def : WriteRes<WriteIMul32, [p8700GpMul]>;
115+
}
116+
117+
let Latency = 7, ReleaseAtCycles = [7] in {
118+
def : WriteRes<WriteIDiv, [p8700GpDiv]>;
119+
def : WriteRes<WriteIDiv32, [p8700GpDiv]>;
120+
def : WriteRes<WriteIRem, [p8700GpDiv]>;
121+
def : WriteRes<WriteIRem32, [p8700GpDiv]>;
122+
}
123+
124+
def : WriteRes<WriteCSR, [p8700ALQ]>;
125+
126+
// Handle CTI Pipeline.
127+
def : WriteRes<WriteJmp, [p8700IssueCTI]>;
128+
def : WriteRes<WriteJalr, [p8700IssueCTI]>;
129+
let Latency = 2 in {
130+
def : WriteRes<WriteJal, [p8700IssueCTI]>;
131+
def : WriteRes<WriteJalr, [p8700IssueCTI]>;
132+
}
133+
134+
// Handle FPU Pipelines.
135+
def p8700FPQ : ProcResource<3> { let BufferSize = 16; }
136+
def p8700IssueFPUS : ProcResource<1> { let Super = p8700FPQ; }
137+
def p8700IssueFPUL : ProcResource<1> { let Super = p8700FPQ; }
138+
def p8700FpuApu : ProcResource<1>;
139+
def p8700FpuLong : ProcResource<1>;
140+
141+
let Latency = 4 in {
142+
def : WriteRes<WriteFCvtI32ToF32, [p8700IssueFPUL, p8700FpuApu]>;
143+
def : WriteRes<WriteFCvtI32ToF64, [p8700IssueFPUL, p8700FpuApu]>;
144+
def : WriteRes<WriteFCvtI64ToF32, [p8700IssueFPUL, p8700FpuApu]>;
145+
def : WriteRes<WriteFCvtI64ToF64, [p8700IssueFPUL, p8700FpuApu]>;
146+
def : WriteRes<WriteFCvtF32ToI32, [p8700IssueFPUL, p8700FpuApu]>;
147+
def : WriteRes<WriteFCvtF32ToI64, [p8700IssueFPUL, p8700FpuApu]>;
148+
def : WriteRes<WriteFCvtF32ToF64, [p8700IssueFPUL, p8700FpuApu]>;
149+
def : WriteRes<WriteFCvtF64ToI32, [p8700IssueFPUL, p8700FpuApu]>;
150+
def : WriteRes<WriteFCvtF64ToI64, [p8700IssueFPUL, p8700FpuApu]>;
151+
def : WriteRes<WriteFCvtF64ToF32, [p8700IssueFPUL, p8700FpuApu]>;
152+
153+
def : WriteRes<WriteFAdd32, [p8700IssueFPUL, p8700FpuApu]>;
154+
def : WriteRes<WriteFAdd64, [p8700IssueFPUL, p8700FpuApu]>;
155+
}
156+
157+
let Latency = 2 in {
158+
def : WriteRes<WriteFSGNJ32, [p8700IssueFPUS, p8700FpuApu]>;
159+
def : WriteRes<WriteFMinMax32, [p8700IssueFPUS, p8700FpuApu]>;
160+
def : WriteRes<WriteFSGNJ64, [p8700IssueFPUS, p8700FpuApu]>;
161+
def : WriteRes<WriteFMinMax64, [p8700IssueFPUS, p8700FpuApu]>;
162+
163+
def : WriteRes<WriteFCmp32, [p8700IssueFPUS, p8700FpuApu]>;
164+
def : WriteRes<WriteFCmp64, [p8700IssueFPUS, p8700FpuApu]>;
165+
def : WriteRes<WriteFClass32, [p8700IssueFPUS, p8700FpuApu]>;
166+
def : WriteRes<WriteFClass64, [p8700IssueFPUS, p8700FpuApu]>;
167+
}
168+
169+
let Latency = 8 in {
170+
def : WriteRes<WriteFMA32, [p8700FpuLong, p8700FpuApu]>;
171+
def : WriteRes<WriteFMA64, [p8700FpuLong, p8700FpuApu]>;
172+
}
173+
174+
let Latency = 5 in {
175+
def : WriteRes<WriteFMul32, [p8700FpuLong, p8700FpuApu]>;
176+
def : WriteRes<WriteFMul64, [p8700FpuLong, p8700FpuApu]>;
177+
}
178+
179+
let Latency = 11, ReleaseAtCycles = [1, 11] in {
180+
def : WriteRes<WriteFDiv32, [p8700FpuLong, p8700FpuApu]>;
181+
def : WriteRes<WriteFSqrt32, [p8700FpuLong, p8700FpuApu]>;
182+
}
183+
184+
let Latency = 17, ReleaseAtCycles = [1, 17] in {
185+
def : WriteRes<WriteFDiv64, [p8700IssueFPUL, p8700FpuApu]>;
186+
def : WriteRes<WriteFSqrt64, [p8700IssueFPUL, p8700FpuApu]>;
187+
}
188+
189+
// Bypass and advance.
190+
def : ReadAdvance<ReadIALU, 0>;
191+
def : ReadAdvance<ReadIALU32, 0>;
192+
def : ReadAdvance<ReadShiftImm, 0>;
193+
def : ReadAdvance<ReadShiftImm32, 0>;
194+
def : ReadAdvance<ReadShiftReg, 0>;
195+
def : ReadAdvance<ReadShiftReg32, 0>;
196+
def : ReadAdvance<ReadSHXADD, 0>;
197+
def : ReadAdvance<ReadSHXADD32, 0>;
198+
def : ReadAdvance<ReadRotateReg, 0>;
199+
def : ReadAdvance<ReadRotateImm, 0>;
200+
def : ReadAdvance<ReadCLZ, 0>;
201+
def : ReadAdvance<ReadCTZ, 0>;
202+
def : ReadAdvance<ReadCPOP, 0>;
203+
def : ReadAdvance<ReadRotateReg32, 0>;
204+
def : ReadAdvance<ReadRotateImm32, 0>;
205+
def : ReadAdvance<ReadCLZ32, 0>;
206+
def : ReadAdvance<ReadCTZ32, 0>;
207+
def : ReadAdvance<ReadCPOP32, 0>;
208+
def : ReadAdvance<ReadREV8, 0>;
209+
def : ReadAdvance<ReadORCB, 0>;
210+
def : ReadAdvance<ReadIMul, 0>;
211+
def : ReadAdvance<ReadIMul32, 0>;
212+
def : ReadAdvance<ReadIDiv, 0>;
213+
def : ReadAdvance<ReadIDiv32, 0>;
214+
def : ReadAdvance<ReadJmp, 0>;
215+
def : ReadAdvance<ReadJalr, 0>;
216+
def : ReadAdvance<ReadFMovI32ToF32, 0>;
217+
def : ReadAdvance<ReadFMovF32ToI32, 0>;
218+
def : ReadAdvance<ReadFMovI64ToF64, 0>;
219+
def : ReadAdvance<ReadFMovF64ToI64, 0>;
220+
def : ReadAdvance<ReadFSGNJ32, 0>;
221+
def : ReadAdvance<ReadFMinMax32, 0>;
222+
def : ReadAdvance<ReadFSGNJ64, 0>;
223+
def : ReadAdvance<ReadFMinMax64, 0>;
224+
def : ReadAdvance<ReadFCmp32, 0>;
225+
def : ReadAdvance<ReadFCmp64, 0>;
226+
def : ReadAdvance<ReadFCvtI32ToF32, 0>;
227+
def : ReadAdvance<ReadFCvtI32ToF64, 0>;
228+
def : ReadAdvance<ReadFCvtI64ToF32, 0>;
229+
def : ReadAdvance<ReadFCvtI64ToF64, 0>;
230+
def : ReadAdvance<ReadFCvtF32ToI32, 0>;
231+
def : ReadAdvance<ReadFCvtF32ToI64, 0>;
232+
def : ReadAdvance<ReadFCvtF32ToF64, 0>;
233+
def : ReadAdvance<ReadFCvtF64ToI32, 0>;
234+
def : ReadAdvance<ReadFCvtF64ToI64, 0>;
235+
def : ReadAdvance<ReadFCvtF64ToF32, 0>;
236+
def : ReadAdvance<ReadFAdd32, 0>;
237+
def : ReadAdvance<ReadFAdd64, 0>;
238+
def : ReadAdvance<ReadFMul32, 0>;
239+
def : ReadAdvance<ReadFMul64, 0>;
240+
def : ReadAdvance<ReadFMA32, 0>;
241+
def : ReadAdvance<ReadFMA32Addend, 0>;
242+
def : ReadAdvance<ReadFMA64, 0>;
243+
def : ReadAdvance<ReadFMA64Addend, 0>;
244+
def : ReadAdvance<ReadFDiv32, 0>;
245+
def : ReadAdvance<ReadFSqrt32, 0>;
246+
def : ReadAdvance<ReadFDiv64, 0>;
247+
def : ReadAdvance<ReadFSqrt64, 0>;
248+
def : ReadAdvance<ReadAtomicWA, 0>;
249+
def : ReadAdvance<ReadAtomicWD, 0>;
250+
def : ReadAdvance<ReadAtomicDA, 0>;
251+
def : ReadAdvance<ReadAtomicDD, 0>;
252+
def : ReadAdvance<ReadAtomicLDW, 0>;
253+
def : ReadAdvance<ReadAtomicLDD, 0>;
254+
def : ReadAdvance<ReadAtomicSTW, 0>;
255+
def : ReadAdvance<ReadAtomicSTD, 0>;
256+
def : ReadAdvance<ReadFStoreData, 0>;
257+
def : ReadAdvance<ReadCSR, 0>;
258+
def : ReadAdvance<ReadMemBase, 0>;
259+
def : ReadAdvance<ReadStoreData, 0>;
260+
def : ReadAdvance<ReadFMemBase, 0>;
261+
def : ReadAdvance<ReadFClass32, 0>;
262+
def : ReadAdvance<ReadFClass64, 0>;
263+
def : ReadAdvance<ReadIMinMax, 0>;
264+
def : ReadAdvance<ReadIRem, 0>;
265+
def : ReadAdvance<ReadIRem32, 0>;
266+
267+
// Unsupported extensions.
268+
defm : UnsupportedSchedV;
269+
defm : UnsupportedSchedZbc;
270+
defm : UnsupportedSchedZbs;
271+
defm : UnsupportedSchedZbkb;
272+
defm : UnsupportedSchedZbkx;
273+
defm : UnsupportedSchedZfa;
274+
defm : UnsupportedSchedZfh;
275+
defm : UnsupportedSchedSFB;
276+
defm : UnsupportedSchedZabha;
277+
defm : UnsupportedSchedXsfvcp;
278+
defm : UnsupportedSchedZvk;
279+
defm : UnsupportedSchedZvkned;
280+
}

0 commit comments

Comments
 (0)