Skip to content

timer prescaler bug fix #2

New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

Open
wants to merge 5 commits into
base: master
Choose a base branch
from

Conversation

soybean-hust
Copy link

Not sure about the intended design. Timer count freq should be divided by prescaler_int ? If so, the logic to reset cycle_counter_n seems to be comparing prescaler_int shifted 3 bits left. When use original design to run freertos in time_slice mode, the timer output is confusion.

Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment
Labels
None yet
Projects
None yet
Development

Successfully merging this pull request may close these issues.

1 participant