@@ -104,7 +104,7 @@ pub unsafe fn _mm512_cmplt_epu64_mask(a: __m512i, b: __m512i) -> __mmask8 {
104
104
simd_bitmask :: < __m512i , _ > ( simd_lt ( a. as_u64x8 ( ) , b. as_u64x8 ( ) ) )
105
105
}
106
106
107
- ///Compare packed unsigned 64-bit integers in a and b for less-than, and store the results in a mask vector k
107
+ /// Compare packed unsigned 64-bit integers in a and b for less-than, and store the results in a mask vector k
108
108
/// using zeromask m (elements are zeroed out when the corresponding mask bit is not set).
109
109
///
110
110
/// [Intel's documentation](https://software.intel.com/sites/landingpage/IntrinsicsGuide/#expand=727,1063,4909,1062,1062,1063&text=_mm512_mask_cmplt_epu64)
@@ -125,7 +125,7 @@ pub unsafe fn _mm512_cmpgt_epu64_mask(a: __m512i, b: __m512i) -> __mmask8 {
125
125
simd_bitmask :: < __m512i , _ > ( simd_gt ( a. as_u64x8 ( ) , b. as_u64x8 ( ) ) )
126
126
}
127
127
128
- ///Compare packed unsigned 64-bit integers in a and b for greater-than, and store the results in a mask vector k
128
+ /// Compare packed unsigned 64-bit integers in a and b for greater-than, and store the results in a mask vector k
129
129
/// using zeromask m (elements are zeroed out when the corresponding mask bit is not set).
130
130
///
131
131
/// [Intel's documentation](https://software.intel.com/sites/landingpage/IntrinsicsGuide/#expand=727,1063,4909,1062,1062,1063&text=_mm512_mask_cmpgt_epu64)
@@ -146,7 +146,7 @@ pub unsafe fn _mm512_cmple_epu64_mask(a: __m512i, b: __m512i) -> __mmask8 {
146
146
_mm512_cmpgt_epu64_mask ( b, a)
147
147
}
148
148
149
- ///Compare packed unsigned 64-bit integers in a and b for less-than-or-equal, and store the results in a mask vector k
149
+ /// Compare packed unsigned 64-bit integers in a and b for less-than-or-equal, and store the results in a mask vector k
150
150
/// using zeromask m (elements are zeroed out when the corresponding mask bit is not set).
151
151
///
152
152
/// [Intel's documentation](https://software.intel.com/sites/landingpage/IntrinsicsGuide/#expand=727,1063,4909,1062,1062,1063&text=_mm512_mask_cmple_epu64)
@@ -167,7 +167,7 @@ pub unsafe fn _mm512_cmpge_epu64_mask(a: __m512i, b: __m512i) -> __mmask8 {
167
167
_mm512_cmplt_epu64_mask ( b, a)
168
168
}
169
169
170
- ///Compare packed unsigned 64-bit integers in a and b for greater-than-or-equal, and store the results in a mask vector k
170
+ /// Compare packed unsigned 64-bit integers in a and b for greater-than-or-equal, and store the results in a mask vector k
171
171
/// using zeromask m (elements are zeroed out when the corresponding mask bit is not set).
172
172
///
173
173
/// [Intel's documentation](https://software.intel.com/sites/landingpage/IntrinsicsGuide/#expand=727,1063,4909,1062,1062,1063&text=_mm512_mask_cmpge_epu64)
@@ -188,7 +188,7 @@ pub unsafe fn _mm512_cmpeq_epu64_mask(a: __m512i, b: __m512i) -> __mmask8 {
188
188
simd_bitmask :: < __m512i , _ > ( simd_eq ( a. as_u64x8 ( ) , b. as_u64x8 ( ) ) )
189
189
}
190
190
191
- ///Compare packed unsigned 64-bit integers in a and b for equality, and store the results in a mask vector k
191
+ /// Compare packed unsigned 64-bit integers in a and b for equality, and store the results in a mask vector k
192
192
/// using zeromask m (elements are zeroed out when the corresponding mask bit is not set).
193
193
///
194
194
/// [Intel's documentation](https://software.intel.com/sites/landingpage/IntrinsicsGuide/#expand=727,1063,4909,1062,1062,1063&text=_mm512_mask_cmpeq_epu64)
@@ -209,7 +209,7 @@ pub unsafe fn _mm512_cmplt_epi64_mask(a: __m512i, b: __m512i) -> __mmask8 {
209
209
simd_bitmask :: < __m512i , _ > ( simd_lt ( a. as_i64x8 ( ) , b. as_i64x8 ( ) ) )
210
210
}
211
211
212
- ///Compare packed signed 64-bit integers in a and b for less-than, and store the results in a mask vector k
212
+ /// Compare packed signed 64-bit integers in a and b for less-than, and store the results in a mask vector k
213
213
/// using zeromask m (elements are zeroed out when the corresponding mask bit is not set).
214
214
///
215
215
/// [Intel's documentation](https://software.intel.com/sites/landingpage/IntrinsicsGuide/#expand=727,1063,4909,1062,1062,1063&text=_mm512_mask_cmplt_epi64)
@@ -230,7 +230,7 @@ pub unsafe fn _mm512_cmpgt_epi64_mask(a: __m512i, b: __m512i) -> __mmask8 {
230
230
simd_bitmask :: < __m512i , _ > ( simd_gt ( a. as_i64x8 ( ) , b. as_i64x8 ( ) ) )
231
231
}
232
232
233
- ///Compare packed signed 64-bit integers in a and b for greater-than, and store the results in a mask vector k
233
+ /// Compare packed signed 64-bit integers in a and b for greater-than, and store the results in a mask vector k
234
234
/// using zeromask m (elements are zeroed out when the corresponding mask bit is not set).
235
235
///
236
236
/// [Intel's documentation](https://software.intel.com/sites/landingpage/IntrinsicsGuide/#expand=727,1063,4909,1062,1062,1063&text=_mm512_mask_cmpgt_epi64)
@@ -251,7 +251,7 @@ pub unsafe fn _mm512_cmple_epi64_mask(a: __m512i, b: __m512i) -> __mmask8 {
251
251
_mm512_cmpgt_epi64_mask ( b, a)
252
252
}
253
253
254
- ///Compare packed signed 64-bit integers in a and b for less-than-or-equal, and store the results in a mask vector k
254
+ /// Compare packed signed 64-bit integers in a and b for less-than-or-equal, and store the results in a mask vector k
255
255
/// using zeromask m (elements are zeroed out when the corresponding mask bit is not set).
256
256
///
257
257
/// [Intel's documentation](https://software.intel.com/sites/landingpage/IntrinsicsGuide/#expand=727,1063,4909,1062,1062,1063&text=_mm512_mask_cmple_epi64)
@@ -272,7 +272,7 @@ pub unsafe fn _mm512_cmpge_epi64_mask(a: __m512i, b: __m512i) -> __mmask8 {
272
272
_mm512_cmplt_epi64_mask ( b, a)
273
273
}
274
274
275
- ///Compare packed signed 64-bit integers in a and b for greater-than-or-equal, and store the results in a mask vector k
275
+ /// Compare packed signed 64-bit integers in a and b for greater-than-or-equal, and store the results in a mask vector k
276
276
/// using zeromask m (elements are zeroed out when the corresponding mask bit is not set).
277
277
///
278
278
/// [Intel's documentation](https://software.intel.com/sites/landingpage/IntrinsicsGuide/#expand=727,1063,4909,1062,1062,1063&text=_mm512_mask_cmpge_epi64)
@@ -293,7 +293,7 @@ pub unsafe fn _mm512_cmpeq_epi64_mask(a: __m512i, b: __m512i) -> __mmask8 {
293
293
simd_bitmask :: < __m512i , _ > ( simd_eq ( a. as_i64x8 ( ) , b. as_i64x8 ( ) ) )
294
294
}
295
295
296
- ///Compare packed signed 64-bit integers in a and b for equality, and store the results in a mask vector k
296
+ /// Compare packed signed 64-bit integers in a and b for equality, and store the results in a mask vector k
297
297
/// using zeromask m (elements are zeroed out when the corresponding mask bit is not set).
298
298
///
299
299
/// [Intel's documentation](https://software.intel.com/sites/landingpage/IntrinsicsGuide/#expand=727,1063,4909,1062,1062,1063&text=_mm512_mask_cmpeq_epi64)
0 commit comments